# Low Capacitance Diode Array for ESD Protection in Four Data Lines

NUP4304MR6 is a micro-integrated device designed to provide protection for sensitive components from possible harmful electrical transients; for example, ESD (electrostatic discharge).

## Features

- Low Capacitance (1.5 pF Maximum Between I/O Lines)
- Single Package Integration Design
- Provides ESD Protection for JEDEC Standards JESD22 Machine Model = Class C Human Body Model = Class 3B
- Protection for IEC61000-4-2 (Level 4) 8.0 kV (Contact) 15 kV (Air)
- Ensures Data Line Speed and Integrity
- Fewer Components and Less Board Space
- Direct the Transient to Either Positive Side or to the Ground

### Applications

- USB 1.1 and 2.0 Data Line Protection
- T1/E1 Secondary IC Protection
- T3/E3 Secondary IC Protection
- HDSL, IDSL Secondary IC Protection
- Video Line Protection
- Microcontroller Input Protection
- Base Stations
- I<sup>2</sup>C Bus Protection
- AEC-Q101 Qualified and PPAP Capable
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements
- This is a Pb–Free Device\*



# **ON Semiconductor®**

http://onsemi.com



CASE 318F





## MARKING DIAGRAM



- LG = Specific Device Code
  - = Date Code

М

= Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device          | Package             | Shipping†              |
|-----------------|---------------------|------------------------|
| NUP4304MR6T1G   | TSOP-6<br>(Pb-Free) | 3,000 /<br>Tape & Reel |
| SZNUP4304MR6T1G | TSOP-6<br>(Pb-Free) | 3,000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **MAXIMUM RATINGS** (Each Diode) ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Rating                                                                                      | Symbol                 | Value             | Unit |
|---------------------------------------------------------------------------------------------|------------------------|-------------------|------|
| Reverse Voltage                                                                             | V <sub>R</sub>         | 70                | Vdc  |
| Forward Current                                                                             | lF                     | 200               | mAdc |
| Peak Forward Surge Current                                                                  | I <sub>FM(surge)</sub> | 500               | mAdc |
| Repetitive Peak Reverse Voltage                                                             | V <sub>RRM</sub>       | 70                | V    |
| Average Rectified Forward Current (Note 1) (averaged over any 20 ms period)                 | I <sub>F(AV)</sub>     | 715               | mA   |
| Repetitive Peak Forward Current                                                             | I <sub>FRM</sub>       | 450               | mA   |
| Non-Repetitive Peak Forward Current<br>$t = 1.0 \ \mu s$<br>$t = 1.0 \ ms$<br>$t = 1.0 \ S$ | I <sub>FSM</sub>       | 2.0<br>1.0<br>0.5 | A    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. FR-5 =  $1.0 \times 0.75 \times 0.062$  in.

#### THERMAL CHARACTERISTICS

| Characteristic                                         | Symbol           | Max         | Unit |  |
|--------------------------------------------------------|------------------|-------------|------|--|
| Thermal Resistance Junction-to-Ambient                 | $R_{	hetaJA}$    | 556         | °C/W |  |
| Lead Solder Temperature<br>Maximum 10 Seconds Duration | TL               | 260         | °C   |  |
| Junction Temperature                                   | TJ               | -40 to +150 | °C   |  |
| Storage Temperature                                    | T <sub>stg</sub> | –55 to +150 | °C   |  |

#### **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) (Each Diode)

| Characteristic                                                                                                                                                                  |                   | Min              | Тур              | Max                        | Unit             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|------------------|----------------------------|------------------|
| OFF CHARACTERISTICS                                                                                                                                                             |                   |                  |                  |                            |                  |
| Reverse Breakdown Voltage<br>(I <sub>(BR)</sub> = 100 μA)                                                                                                                       | V <sub>(BR)</sub> | 70               | _                | -                          | Vdc              |
| Reverse Voltage Leakage Current<br>( $V_R = 70 \text{ Vdc}$ )<br>( $V_R = 25 \text{ Vdc}, T_J = 150^{\circ}\text{C}$ )<br>( $V_R = 70 \text{ Vdc}, T_J = 150^{\circ}\text{C}$ ) | I <sub>R</sub>    | -<br>-<br>-      |                  | 2.5<br>30<br>50            | μAdc             |
| Capacitance (between I/O pins)<br>(V <sub>R</sub> = 0 V, f = 1.0 MHz)                                                                                                           | CD                | _                | 0.8              | 1.5                        | pF               |
| Capacitance (between I/O pin and ground)<br>(V <sub>R</sub> = 0 V, f = 1.0 MHz)                                                                                                 | CD                | _                | 1.6              | 3                          | pF               |
| Forward Voltage<br>$(I_F = 1.0 \text{ mAdc})$<br>$(I_F = 10 \text{ mAdc})$<br>$(I_F = 50 \text{ mAdc})$<br>$(I_F = 150 \text{ mAdc})$                                           | V <sub>F</sub>    | -<br>-<br>-<br>- | -<br>-<br>-<br>- | 715<br>855<br>1000<br>1250 | mV <sub>dc</sub> |

1. FR–5 = 1.0  $\times$  0.75  $\times$  0.062 in.

2. Alumina = 0.4  $\times$  0.3  $\times$  0.024 in. 99.5% alumina.

#### **Curves Applicable to Each Cathode**











Figure 3. Capacitance

## **APPLICATIONS INFORMATION**

The NUP4304MR6 is a low capacitance diode array designed to protect sensitive electronics such as communications systems, computers, and computer peripherals against damage due to ESD events or transient overvoltage conditions. Because of its low capacitance, it can be used on high speed I/O data lines. The integrated design of the NUP4304MR6 offers surge rated, low capacitance steering diodes integrated in a single package (TSOP–6). If a transient condition occurs, the steering diodes will drive the transient to the positive rail of the power supply or to ground.

#### NUP4304MR6 Configuration Options

The NUP4304MR6 is able to protect up to four data lines against transient overvoltage conditions by driving them to a fixed reference point for clamping purposes. The steering diodes will be forward biased whenever the voltage on the protected line exceeds the reference voltage (Vf or Vcc+Vf). The diodes will force the transient current to bypass the sensitive circuit.

Data lines are connected at pins 1, 3, 4 and 6. The negative reference is connected at pin 5. This pin must be connected directly to ground by using a ground plane to minimize the PCB's ground inductance. It is very important to reduce the PCB trace lengths as much as possible to minimize parasitic inductance.

#### **Option 1**

Protection of four data lines using Vcc as reference.



For this configuration, connect pin 2 directly to the positive supply rail (Vcc), the data lines are referenced to the supply voltage. Biasing of the steering diodes reduces their capacitance.

#### Option 2

Protection of four data lines and the supply rail using  $V_{CC}$  as a reference and an external TVS diode.



If additional protection of the supply rail is desired, an external TVS diode may be added across  $V_{CC}$  and ground. This will prevent overvoltage conditions on the supply rail protecting the supply and other circuits connected to it.

#### Option 3

Protection of four data lines with bias and power supply isolation resistor.



The NUP4304MR6 can be isolated from the power supply by connecting a series resistor between pin 2 and V<sub>CC</sub>. A 10 k $\Omega$  resistor is recommended for this application. This will maintain bias on the internal steering diodes, reducing their capacitance.

## **Option 4**

Protection of four data lines without biasing of the internal steering diodes.



In applications lacking a positive supply reference an external TVS diode may be used as a reference. For these applications, the TVS is connected between pin 2 and the ground plane. The steering diodes will conduct whenever the voltage on the protected line exceeds their forward voltage plus the working voltage of the TVS diode (Vc=Vf + VTVS). In this case, the effective capacitance of the steering diodes will be higher than if a bias was applied.



http://onsemi.com

#### PACKAGE DIMENSIONS

TSOP-6 CASE 318F-05 **ISSUE M** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH
- 2 3
- MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS
- OF BASE MATERIAL. 318F-01, -02, -03 OBSOLETE. NEW STANDARD 318F-04. 4.

|     | MILLIMETERS |      |      | INCHES |       |       |
|-----|-------------|------|------|--------|-------|-------|
| DIM | MIN         | NOM  | MAX  | MIN    | NOM   | MAX   |
| Α   | 0.90        | 1.00 | 1.10 | 0.035  | 0.039 | 0.043 |
| A1  | 0.01        | 0.06 | 0.10 | 0.001  | 0.002 | 0.004 |
| b   | 0.25        | 0.37 | 0.50 | 0.010  | 0.015 | 0.020 |
| С   | 0.10        | 0.18 | 0.26 | 0.004  | 0.007 | 0.010 |
| D   | 2.90        | 3.00 | 3.10 | 0.114  | 0.118 | 0.122 |
| E   | 1.30        | 1.50 | 1.70 | 0.051  | 0.059 | 0.067 |
| е   | 0.85        | 0.95 | 1.05 | 0.034  | 0.037 | 0.041 |
| L   | 0.20        | 0.40 | 0.60 | 0.008  | 0.016 | 0.024 |
| HE  | 2.50        | 2.75 | 3.00 | 0.099  | 0.108 | 0.118 |
| θ   | 0°          | -    | 10°  | 0°     | -     | 10°   |

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILC does not convey any license under its patent rights or the rights of others. SCILC products are not designed, intended, or authorized for use a components in systems intended for surgical implant into the body, or other applications. intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative